A low power and low signal 5-bit 25MS/s pipelined ADC for monolithic active pixel sensors

J. Bouvier, M. Dahoumane, Daniel Dzahini, J.Y. Hostachy, E. Lagorio, O. Rossetto, H. Ghazlane, Dominique Dallet

To cite this version:

HAL Id: in2p3-00154982
https://hal.in2p3.fr/in2p3-00154982
Submitted on 15 Jun 2007

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
A Low Power and low signal 5-bit 25MS/s Pipelined ADC for Monolithic Active Pixel Sensors.

J. Bouvier, M. Dahoumane, D. Dzahini, Member, IEEE, J.Y. Hostachy, E. Lagorio, O. Rossetto, H. Ghazlane, D. Dallet

Abstract—For CMOS monolithic active pixels sensor readout, we developed a 5 bit low power analog to digital converter using a pipelined architecture. A non-resetting sample and hold stage is included to amplify the signal by a factor of 4. Due to the very low level of the incoming signal, this first stage compensates both the amplifier offset effect and the input common mode voltage dispersion. The converter consists of three 1.5 bit sub-ADC and a 2 bit flash. We present the results of a prototype, made of eight ADC channels. The maximum sampling rate is 25MS/s. The total DC power consumption is 1.7mW/channel on a 3.3V supply voltage recommended for the process. But at a reduced 2.5V supply, it consumes only 1.3mW. The size of each ADC channel layout is only 43µm*1.43mm. This corresponds to the pitch of two pixel columns each one would be 20µm wide. The full analog part of the converter can be quickly switched to a standby idle mode in less than 1µs; thus reducing the power dissipation to a ratio better than 1/1000. This fast shutdown is very important for the ILC vertex detector as the total DC power dissipation becomes directly proportional to the low beam duty cycle.

I. INTRODUCTION

Monolithic active pixel sensors (MAPS) fabricated in CMOS technology offer several well known advantages for vertex detectors, high precision beam telescopes and imaging devices.

Granularity, flexibility, radiation tolerance, compactness, random access and fast read-out are among their most appealing characteristics. On the other hand, the associated readout electronics design is constrained in several aspects:

- The process used has to be chosen according to its particle detection performances (e.g. epitaxial layer thickness);
- The minimum readable signal may be very small (typically a couple of mV);
- The layout has to be adjusted to the (small) pixel pitch;
- The number of metal layers may be modest (4 or 5 only);

- And, of course, the power budget is a critical issue.

The design presented here follows the requirements of pixel arrays designed at IPHC-Strasbourg in collaboration with DAPNIA-Saclay, in perspective of the Linear Collider vertex detector [1]. The arrangement of the pixel array with its associated read-out and A/D conversion stages is illustrated in figure 1.

![Figure 1: Sketch view of a MAPS array with a data conversion stage.](image)

The IPHC develops fast sensors made of pixel columns read out in parallel, featuring an architecture allowing a frame read-out frequency in excess of 10 kHz. Each pixel includes a micro-circuit allowing the signal extraction by computing the difference between the reference level and the readout signal [2]. Each column is presently ended with a discriminator, which will be replaced in future by an ADC.

The pixel’s columns width amounts to 25µm at present, but it should become 20 microns in the next prototypes. The minimal signal delivered by each column is typically on the order of a mV, which translates into a first challenge for the read-out circuit design. Next comes the fast sampling rate ambitioned (10 MS/s). Finally, the power budget should remain as low as about 500 µW/column.

Due to the low value of the Least Significant Bit (LSB ~1mV), the design of the first stage of this converter is critical according to the offset and the signal to noise ratio. With a sampling rate beyond 10 MHz, pipelined architecture is
usually considered as a good compromise because it implies less power dissipation and area than a full flash. An overview block diagram is shown in figure 2 [3], [4], [5].

The first stage samples and holds the analog input signal. It is followed by a set of pipelined stages. Each one produces a digital estimate of an incoming held signal, then converts this estimate back to the analog, subtracts the result from the held input. This residue is then amplified before being transferred to the next stage. Eventually the last stage is a full flash that determines the least significant bits. The successive digital results from the pipelined stages are appropriately delayed throughout a bit alignment network. Then a digital correction stage helps to recover the errors due to the comparators offset. Therefore, low offset comparators are not necessary and the power consumption is reduced.

This paper describes hereafter each stage of this converter and we present some testing results.

II. THE SAMPLE AND HOLD AMPLIFIER (SHA)

Charge redistribution non-inverting architecture is used. Figure 3 illustrates the sampling phase (phi2 is ON). “veeSH!” is the name for the virtual ground. The signal is stored onto the set of 4 sampling capacitors (C37...C40). Then during the HOLD (phi1), the charge is transferred to the feedback capacitor C23. This results to amplification by 4 of the differential signal between the reference (dark level) and the intensity level. Each capacitor unit in this scheme is 100 fF.

A. Offset issues

The schematic used is not a full differential because the common mode feedback control that would be necessary is power or area consuming. Due to the low level of the signal, the pseudo differential scheme used is sensitive to the offset coming from different sources.

1) The Amplifier’s offset

During the sampling phase (phi2) the amplifier’s offset is registered on the feedback capacitor C23 and kept at the amplifier’s input. The signal $V_{in} - V_{offset}$ will then be sampled. The previous held signal $V_{out}(n-1)$ was stored on C22. The output of the amplifier is thus maintained at $V_{out}(n-1) + V_{offset}$ and will not be reset: this architecture is so called ‘non resetting’ SHA. During the HOLD phase (phi1), the charges are transferred from the sampling capacitors to the feedback capacitor C23 leading to an amplification in the ratio of the capacitors. Figure 4 shows the gain variation according to the input signal. It stays close to the optimal value of 4, when the OTA’s offset parameter varies from -10 mV up to 10 mV. One can notice a worse case error of 2.5% for the smallest signal. It comes from the OTA finite open loop gain as well as the parasitic capacitors effect. But this error is still acceptable for a 5 bit design.

2) The charge injections offset

When the switches go to the “OFF” position, the charges coming from the transistors channel will create an offset that could be critical here since the capacitors are very small. This offset is controlled using “non overlapping 4 phase clocks” which are not detailed in the figure 3 scheme for ease of read.

3) The pixels common mode voltage fluctuations
In figure 3 one can notice the symmetry between, the reference signal branch on one side going from node \( V_{in} \) to the virtual ground “vee_SH!”, and on the other side the intensity signal branch which is from node \( V_{in}^{+} \) to the output node \( V_{out} \). This symmetry reduces the fluctuations of the common mode level at the amplifier inputs even when the “dark level” from the pixel varies significantly.

4) The OTA’s input parasitic capacitor effect

In the offset point of view, the finite value of the open loop gain makes this integrator very sensitive to the parasitic capacitors at the OTA’s inputs. This offset could easily shift the output signal out of the converter’s dynamic range. The random value of some parasitic capacitors will create also dispersion in the signal sent to the converter ADC. Hence during the layout design, great care has been taken with the OTA’s input nodes.

B. Noise issues

The KT/C noise is a critical parameter in this design because of the small value required for the capacitors to save area in the layout. The input sampling capacitor is only 400fF which corresponds to a KT/C rms noise of 0.1 mV. Hence we have a safety margin of 1/10 between the rms noise and the minimum incoming signal. This ratio should be enough to maintain a quiet output code. Robustness against noise is maintained by taking care of additional thermal noise of the OTA.

C. The OTA architecture

The amplifier designed for the SHA is used also for the converter multiplying stages. It is a telescopic cascode scheme as shown in figure 5 [6].

![Bode diagram simulations results on a 1 pF load are shown in figure 6.](image)

Figure 6: Bode diagram for the OTA on a 1pF load.

III. The pipelined ADC

Figure 7 illustrates the implementation of a 1.5 bit pipeline stage. The A/D block consists of two non critical comparators. The D/A conversion, subtraction, amplification, and S/H functions are performed by a switched capacitor circuit with a resolution of 1.5 bit per stage and an interstage gain of 2. Hence the transfer function of this stage is \( V_{s} = 2 \cdot V_{in} - \alpha V_{ref} \) where \( \alpha \) is set to 0 or 0.5 or 1, depending on the output code \((b_0, b_1)\).

![Figure 7: Block diagram of a 1.5 bit sub-converter stage.](image)

The transfer function for a 1.5 bit stage is shown in figure 8 by the continuous line. The dashed lines show possible variations of this transfer curve depending on the comparators offset spread. The expression “1.5 bit” is used to point out that only 3 combinations out of the 4 are acceptable for the output codes. The \((1, 1)\) code is avoided, thereby the interstage amplifier should not saturate and this leaves room for the digital error correction.
This 1.5 bit configuration is particularly suitable to minimize the converter’s total power dissipation because the amplifiers operate at a low closed-loop gain leading to a best settling time for minimum power consumption. Moreover this low gain per stage allows a maximum acceptable value for the comparators’ offset, thus permitting low power latch architecture.

The maximum offset of these comparators is limited to \( \frac{V_{ref}}{8} \), where \( V_{ref} = 4mV \times 2^2 = 128mV \) is the full dynamic range. A simplified schematic of the comparator is given in figure 9. It consists of a low gain and low offset differential preamplifier followed by a latched folded cascode comparator [7].

A precise amplification by 2 is performed by two equal capacitors as shown in figure 10. The incoming signal is sampled during phase “phi1”. It is amplified by charge redistribution during phase “phi2”. During this amplification phase, the bottom plate of the sampling capacitor (C1) is connected to a reference voltage \( V_{ref} \), which will be subtracted from the amplified signal. The residue resulting from this operation is transmitted to the next pipe line stage.

The value for \( V_{ref} \) is respectively 0 or 0.5\( V_{ref} \) or \( V_{ref} \) depending on the comparators outputs (see figure 7). \( V_{ref} \) is the dynamic range of the converter, with reference to the virtual ground.

A prototype has been designed in a CMOS 0.35\( \mu \) process from Austria Micro System. It includes 8 channels of this ADC. The layout is shown in figure 11. The dimensions of one full channel including the sample & hold stage is 43\( \mu \)m\times1.43mm. One may notice also that the surface occupied by the digital error correction stage is about 1/5 of the full channel.

IV. TESTING RESULTS

The circuit has been tested successfully up to 25 MHz. This sampling rate and the power dissipation are summarized in table 1 for two different power supply values (3.3 V and 2.5V). The sample & hold consumption is specifically given to facilitate the comparison with other ADC designs.

<table>
<thead>
<tr>
<th>Sample &amp; Hold</th>
<th>5 bits ADC</th>
<th>Full channel</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sampling rate</td>
<td>25 MHz</td>
<td>25 MHz</td>
</tr>
<tr>
<td>Dimensions</td>
<td>43 ( \mu ) * 250 ( \mu )</td>
<td>43 ( \mu ) * 1250 ( \mu )</td>
</tr>
<tr>
<td>Power @3.3V</td>
<td>0.413 mW</td>
<td>1.287 mW</td>
</tr>
<tr>
<td>Power @2.5V</td>
<td>0.313 mW</td>
<td>0.975 mW</td>
</tr>
</tbody>
</table>

Table 1: Power consumption and sampling rate testing results.
The converter output differential and integral nonlinearity errors (DNL, INL) are shown in figure 12. For this test, the input signal was a sine wave with a peak-to-peak amplitude close to the ADC full-scale range. Then a statistical analysis method is applied to the output data. The DNL and INL were measured using a cumulative histogram method [8]. The DNL refers to the irregularity in the width of the quantization, while the INL quantifies the displacement of the transition levels from their nominal positions.

Figure 12: Nonlinearity results: DNL and INL.

In figure 13 is shown a fast Fourier transform spectrum for a 1MHz sine wave input signal. The frequency is presented normalized to the sampling rate (25MHz). The dynamic range is in the order of 25dB. Some larger harmonics appear at medium frequencies and this point is still to be understood.

Figure 13: FFT spectrum

For the next ILC experiment, the beam duty cycle will be very low (~1%). It is therefore worthy to switch on the analog part of the circuit only when used, thus making the total power dissipation directly proportional to the beam duty cycle. This circuit includes such a fast and efficient “power ON” capability. The bias settling time result is given in figure 14.

Figure 14: Analog bias fast switching results.

From the falling edge of a pulsing clock, the bias current is settled after only 1µs. In the standby idle mode (pulsing clock at high level), the full analog part of the converter is switched OFF and the analog power dissipation is reduced to a ratio better than 1/1000.

After the analog bias settling, there is an extra delay before the full converter can work properly. Figure 15 shows how after a recovery time, the converter reacts to a sine wave input signal. One can notice the analog stages settling delay (1µs); followed by a long recovery time (12µs) for the full ADC, before then the correct output codes come out. A log time scale is used to emphasize the starting parasitic effect.

Figure 15: The full ADC wakening delay from the pulsing clock edge.

V. CONCLUSION

The design of a 5 bit 25MS/s pipelined ADC has been presented, featuring the low level signal required for monolithic active pixel sensors. An output dynamic range of 25 dB is measured. The typical DC power dissipation is 1.7mW. This converter is one of the possible candidates in perspective of the future International Linear Collider vertex detector. It includes an amplification sample and hold stage. A 1.5 bit/stage architecture is used for the converter in a non differential configuration. The layout deals with the pitch of the pixels array. The size of each channel layout is 43µm*1.43mm. We are still working to reduce the length of this converter’s layout in our next version. A very efficient fast power pulsing is integrated with this circuit to reduce the total DC power dissipation according to the beam low duty cycle.
ACKNOWLEDGMENT

We thank Marc Winter, Christine Hu, Isabelle Valin, and Claude Colledani from the IPHC / IN2P3 laboratory in Strasbourg for this useful collaboration with them and many discussions on their MAPS design constraints.

REFERENCES

[1] M. Winter et al., "A swift and slim flavour tagger exploiting the CMOS sensor technology", Proc. of International Linear Collider Workshop, Stanford (USA), March 2005;