SPIROC (SiPM Integrated Read-Out Chip): Dedicated very front-end electronics for an ILC prototype hadronic calorimeter with SiPM read-out

M. Bouchel, F. Dulucq, J. Fleury, C. De La Taille, G. Martin-Chassard, L. Raux

To cite this version:

SPIROC (SiPM Integrated Read-Out Chip): Dedicated very front-end electronics for an ILC prototype hadronic calorimeter with SiPM read-out.

Michel Bouchel, Frédéric Dulucq, Julien Fleury, Christophe de La Taille, Gisèle Martin-Chassard, Ludovic Raux

IN2P3/LAL- Orsay - France

Corresponding authors: raux@lal.in2p3.fr

Abstract

The SPIROC chip is a dedicated very front-end electronics for an ILC prototype hadronic calorimeter with Silicon photomultiplier (or MPPC) readout. This ASIC is due to equip a 10,000-channel demonstrator in 2009. SPIROC is an evolution of FLC_SiPM used for the ILC AHCAL physics prototype [1].

SPIROC was submitted in June 2007 and will be tested in September 2007. It embeds cutting edge features that fulfill ILC final detector requirements. It has been realized in 0.35m SiGe technology. It has been developed to match the requirements of large dynamic range, low noise, low consumption, high precision and large number of readout channels needed.

SPIROC is an auto-triggered, bi-gain, 36-channel ASIC which allows to measure on each channel the charge from one photoelectron to 2000 and the time with a 100ps accurate TDC. An analogue memory array with a depth of 16 for each channel is used to store the time information and the charge measurement. A 12-bit Wilkinson ADC has been embedded to digitize the analogue memory content (time and charge on 2 gains). The data are then stored in a 4kbytes RAM. A very complex digital part has been integrated to manage all these features and to transfer the data to the DAQ which is described on [2].

After an exhaustive description, the extensive measurement results of that new front-end chip will be presented.

I. SECOND GENERATION SiPM READOUT: SPIROC

A. SPIROC: an ILC dedicated ASIC.

The SPIROC chip has been designed to meet the ILC hadronic calorimeter with SiPM readout [4]. The next figures (5 and 6) show an AHCAL scheme. One of the main constraints is to have a calorimeter as dense as possible. Therefore any space for infrastructure has to be minimized. One of the major requirements is consequently to minimize power to avoid active cooling in the detection gap. The aim is to keep for the DAQ-electronics located inside the detection gaps the power as low as 25 µW per channel.

II. SPIROC: general description

Table 1: SPIROC description

<table>
<thead>
<tr>
<th>Technology</th>
<th>Austria-Micro-Systems (AMS)</th>
</tr>
</thead>
<tbody>
<tr>
<td>SiGe</td>
<td>0.35µm</td>
</tr>
<tr>
<td>Area</td>
<td>32 mm² (7.2mm x 4.2mm)</td>
</tr>
<tr>
<td>Power Supply</td>
<td>5V / 3.5V</td>
</tr>
<tr>
<td>Consumption:</td>
<td>25µW per channel in power pulsing mode</td>
</tr>
<tr>
<td>Package:</td>
<td>CQFP240 package</td>
</tr>
</tbody>
</table>

Figure 1: A half-octant of the HCAL

Figure 2: AHCAL integrated layer

Figure 3: SPIROC layout

The SPIROC chip is a 36-channel input front end circuit developed to read out SiPM outputs. The block diagram of the ASIC is given in Figure 4. Its main characteristics are given in Table 1.
The ADC used in SPIROC is based on a Wilkinson structure. Its resolution is 12 bits. As the default accuracy of 12 bits is not always needed, the number of bits of the counter can be adjusted from 8 to 12 bits. This type of ADC is particularly adapted to this application which needs a common analogue voltage ramp for the 36 channels and one discriminator for each channel. The ADC is able to convert 36 analogue values (charge or time) in one run (about 100 µs at 40 MHz). If the SCA is full, 32 runs are needed (16 for charges and 16 for times).

E. Expected analogue performance

The new analogue chain in SPIROC allows the single photo electron calibration and the signal measurement to be on the same range, simplifying greatly the absolute calibration. An analogue simulation of a whole analogue channel is shown in figure 7. It is obtained with an equivalent charge of 1 photoelectron (160 fc at SiPM gain 10³).

For the time measurement, the simulation shows a gain of 120 mV per photoelectron with a peaking time of 15 ns on the “fast channel” (preamplifier + fast shaper). The noise to photoelectron ratio is about 24 which is quite comfortable to trigger on half photoelectron.

For the energy measurement, the simulation gives a gain of 10 mV per photoelectron with a peaking time of about 100 ns on “high gain channel” (high gain preamplifier + slow shaper). The noise to photoelectron ratio is about 11 and should be sufficient for the planned application. On the “low gain channel”, the noise to photoelectron ratio is about 3 and it meets largely the requirement.

D. Embedded ADC

The system on chip has been designed to match the ILC beam structure (figure 8). The complete readout process needs at least 3 different steps: acquisition phase, conversion phase, readout phase, and possibly idle phase.
into digital before being stored in the chip SRAM by and gains (G) are also saved into RAM in the memory in order to start a new one for the next column. When these 72 conversions are over, data are stored charges and 36 times stored in SCA are converted for each column if a trigger was due to noise.

The Bunch Crossing Identifier (BCID), hit (H) channels and stored in a SRAM. The data (charge and time) are sequentially stored in the analogue memory are sequentially converted into digital data and stored in a SRAM. The events stored in the RAM are readout through a serial link when the chip gets the token allowing the data transmission.

• Trigger is automatically rearmed at next coarse time.
• Time is stored in digital memory.
• Charge is stored in analogue memory.

When an event occurs:

- Acquisition mode:
  - During the acquisition mode, the valid data are stored in analogue memories in each front-end chip during the beam train. An external signal is available to erase the active column named “No_Trigger”. It can be used to erase the column if a trigger was due to noise.

- Conversion mode:
  - Then, during the conversion mode, the data are converted into digital before being stored in the chip SRAM by following the mapping represented in figure 10. The 36 charges and 36 times stored in SCA are converted for each column. When these 72 conversions are over, data are stored in the memory in order to start a new one for the next column.

  The Bunch Crossing Identifier (BCID), hit (H) channels and gains (G) are also saved into RAM.

- Readout mode:
  - Finally, during the readout mode, the data are sent to DAQ during the inter-train (20kbits per ASIC per bunch train). The readout is based on a daisy chain mechanism initiated by the DAQ. One data line activated sequentially is used to readout all the ASIC on the SLAB.

Figure 8: SPIROC running modes

- Acquisition mode:

Figure 9: Operation of Track and Hold

- Conversion mode:

Then, during the conversion mode, the data are converted into digital before being stored in the chip SRAM by following the mapping represented in figure 10. The 36 charges and 36 times stored in SCA are converted for each column. When these 72 conversions are over, data are stored in the memory in order to start a new one for the next column.

The Bunch Crossing Identifier (BCID), hit (H) channels and gains (G) are also saved into RAM.

G. Power pulsing

The new electronics readout is intended to be embedded in the detector. One important feature is the reduction of the power consumption. The huge number of electronic channels makes crucial such a reduction to 25 µWatt per channel using the power pulsing scheme, possible thanks to the ILC bunch pattern: 2 ms of acquisition, conversion and readout data for 198 ms of dead time. However, to save more power, during each mode, the unused stages are off.

II. MEASUREMENTS

A. 8-bit input DAC performance

The input DAC span goes from 4.5V down to 0.5V with a LSB of 20 mV. The default value is 4.5V in order to operate the SiPM at minimum over-voltage when the DAC is not loaded. The linearity is ±2% (5LSB), just enough for the SiPM operation but consistent with the allocated area. Also,
the dispersion between channels, although not fundamental could also be improved. The power dissipation is well within the specs and the 100nA bias current to \(V_{dd}\) makes the chip difficult to measure without special precautions.

B. Trigger and gain selection 10-bit DAC measurement

The linearity for the two thresholds DAC was checked by scanning all the values and measuring the signal for each combination. The figure below gives the evolution of the signal amplitude as a function of the DAC combination. By fitting this line in the region without saturation (up to thermometer = 10), we obtained a nice linearity of \(\pm 0.2\%\) on a large range.

C. Charge measurement

Waveforms were recorded with a fixed injected charge of 100 fC and for variable preamplifier gains as one can see on the Figure 15 which represents the amplitude as a function of time for different gains.
The photoelectron to noise ratio of 4 allows to nicely resolve the single photoelectrons peaks. The next figure shows the single photo electron spectrum.

**D. Time measurement**

Well known S-curves were also studied. They correspond to the measurement of the trigger efficiency during a scan of the input charge or the threshold while the other parameters, like the preamplifier gain, are kept constant. Figure 20 represents the trigger efficiency as a function of the DAC values for the 36 channels of a single chip. All channels were set at Cf=0.2pF and the input signal was fixed at Qinj=50 fC. We obtained 100 % trigger efficiency for an input charge of approximately 50 fC which corresponds to 1/3 pe as requested.

The maximum time amplitude between small and large signal is about 10 ns.

**III. Conclusion**

The SPIROC chip has been submitted in June 2007 and its test started in October 2007. It embeds cutting edge features that fulfil ILC final detector requirements including ultra low power consumption and extensive integration for SiPM readout. The system on chip is driven by a complex state machine ensuring the ADC, TDC and memories control.

The SPIROC chip is due to equip a 10,000-channel demonstrator in 2009 in the frame work of EUDET.

**IV. References**

[1] LC-DET-2006-007: Dedicated very front-end electronics for an ILC prototype hadronic calorimeter with SiPM readout

S. Blin\(^1\), B. Dolgoshein\(^3\), E. Garutti\(^1\), M. Groll\(^2\), C. de La Taille\(^3\), A. Karakash\(^3\), V. Korbel\(^1\), B. Lutz\(^1\), G. Martin-Chassard\(^4\), A. Pleshk\(^3\), L. Raux\(^1\), F. Sefkow\(^1\)

\(^1\) DESY, Hamburg, Germany

\(^2\) University of Hamburg, Germany

\(^3\) Moscow Engineering and Physics Institute, Moscow, Russia

\(^4\) LAL/IN2P3, Orsay, France

[2] DigiPtal part of SiPM Integrated Read-Out Chip ASIC for ILC hadronic calorimeter

F. Dulucq\(^1\), M. Bouchel\(^1\), C. de La Taille\(^1\), J. Fleury\(^1\), G.Martin-Chassard\(^1\), L. Raux\(^1\),

\(^1\) IN2P3/LAL, Orsay, France

[3] FLC_SIPM : front-end chip for SIPM readout for ILC analog HCAL

2005 International Linear Collider Workshop – Stanford, USA.

C.De La Taille\(^1\), G.Martin-Chassard \(^1\), L.Raux \(^1\)

\(^1\) IN2P3/LAL, Orsay, France

[4] System aspects of the ILC-electronics and power pulsing

P. Goettlicher (DESY) for the CALICE-collaboration